Title :
7.5 A 3.3ns-access-time 71.2μW/MHz 1Mb embedded STT-MRAM using physically eliminated read-disturb scheme and normally-off memory architecture
Author :
Noguchi, Hiroki ; Ikegami, Kazutaka ; Kushida, Keiichi ; Abe, Keiko ; Itai, Shogo ; Takaya, Satoshi ; Shimomura, Naoharu ; Ito, Junichi ; Kawasumi, Atsushi ; Hara, Hiroyuki ; Fujita, Shinobu
Author_Institution :
Toshiba, Kawasaki, Japan
Abstract :
Nonvolatile memory, spin-transfer torque magnetoresistive RAM (STT-MRAM) is being developed to realize nonvolatile working memory because it provides high-speed accesses, high endurance, and CMOS-logic compatibility. Furthermore, programming current has been reduced drastically by developing the advanced perpendicular STT-MRAM [1]. Several-megabit STT-MRAM with sub-5ns operation is demonstrated in [2]. Advanced perpendicular STT-MRAM achieve ~3× power saving by reducing leakage current in memory cells compared with SRAM for last level cache (LLC) [3]. Such high-speed RAM applications, however, entail several issues: the probability of read disturbance error increases and the active power of STT-MRAM must be decreased for higher access speed. Moreover, the leakage power of peripheral circuits must be decreased, because the high-speed RAM requires high-performance transistors having high leakage current in peripheral circuitry [4], limiting the energy efficiency of STT-MRAM. To resolve these issues, this paper presents STT-MRAM circuit designs: a short read-pulse generator with small overhead using hierarchical bitline for eliminating read disturbance, a charge-optimization scheme to avoid excessive active charging/discharging power, and ultra-fast power gating and power-on adaptive to RAM status for reducing leakage power.
Keywords :
integrated circuit design; memory architecture; random-access storage; charge-optimization scheme; embedded STT-MRAM; high leakage current; leakage power; memory cells; nonvolatile working memory; normally-off memory architecture; peripheral circuits; physically eliminated read-disturb scheme; read-pulse generator; spin-transfer torque magnetoresistive RAM; time 3.3 ns; ultra-fast power gating; Central Processing Unit; Error analysis; Magnetic tunneling; Nonvolatile memory; Pulse generation; Random access memory; Semiconductor device measurement;
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
DOI :
10.1109/ISSCC.2015.7062963