Title :
Low power arithmetic units using pass logic
Author :
Radhakrishnan, Damu
Author_Institution :
Div. of Comput. Eng., Nanyang Technol. Inst., Singapore
Abstract :
There is a tremendous need for miniaturization as well as low power consumption in many processor architectures, especially when they are used in portable equipment. In this context, the design of low-power DSPs (digital signal processors) is of utmost importance. A clever means of achieving this is by the use of pass logic circuits in these designs, but switching activity is found to be a major contributor to dynamic power consumption. Hence, a formal technique for calculating the switching activity in CMOS pass networks is presented in this paper, which is validated using various designs of CMOS full adder cells. This technique can therefore be used for the design of CMOS pass networks with reduced switching activity, which are suitable for use in arithmetic units for the design of smaller and more energy-efficient DSPs.
Keywords :
CMOS logic circuits; adders; digital arithmetic; digital signal processing chips; low-power electronics; power consumption; switching; ALU; CMOS full adder cells; CMOS pass network design; dynamic power consumption; energy efficiency; low-power arithmetic units; low-power digital signal processors; miniaturization; pass logic circuits; portable equipment; processor architectures; switching activity;
Conference_Titel :
High Performance Computing in the Asia-Pacific Region, 2000. Proceedings. The Fourth International Conference/Exhibition on
Conference_Location :
Beijing, China
Print_ISBN :
0-7695-0589-2
DOI :
10.1109/HPC.2000.846573