Title :
Design and FPGA implementation of high-speed square-root-raised-cosine FIR filters
Author :
Weiliang, Zhang ; Changyong, Pan ; Xingbo, Guo ; Zhixing, Yang
Author_Institution :
State Key Lab. on Microwave & Digital Commun., Tsinghua Univ., Beijing, China
Abstract :
A series of square-root-raised-cosine (SRRC) FIR filter with CSD coefficients were designed according to the local search algorithm based upon minimax error criteria. The simulation results of a baseband system show that two 13-tap SRRC FIR filters with a roll-off factor 0.6 only introduced about 6% peak distortion in the eye pattern. A bit-level pipeline architecture was used to realize the high sampling rate FIR filter. An additional tap with fixed input of 10 was added to the final stage of the filter to avoid carry ripple. Consequently, the critical path consists of only a single one-bit full adder and a pipeline register. The filter was implemented in an altera´s FPGA: EP20K60EFC144-1 and the timing analyses results show that the sampling rate could be over 200 MHz.
Keywords :
FIR filters; adders; field programmable gate arrays; minimax techniques; pipeline processing; sampled data filters; search problems; EP20K60EFC144-1; FPGA implementation; baseband system; bit-level pipeline architecture; canonic-signed digit coefficients; field programmable gate arrays; finite impulse response filters; high-speed square-root-raised-cosine FIR filters; local search algorithm; minimax error criteria; one-bit full adder; pipeline register; roll-off factor; sampling rate; timing analyses; wireless communication systems; Algorithm design and analysis; Baseband; Digital communication; Field programmable gate arrays; Finite impulse response filter; Low pass filters; Matched filters; Pipelines; Sampling methods; Wireless communication;
Conference_Titel :
Digital Signal Processing Workshop, 2002 and the 2nd Signal Processing Education Workshop. Proceedings of 2002 IEEE 10th
Print_ISBN :
0-7803-8116-5
DOI :
10.1109/DSPWS.2002.1231109