DocumentCode :
2062714
Title :
10.4 A 5.8Gb/s adaptive integrating duobinary-based DFE receiver for multi-drop memory interface
Author :
Hyun-Wook Lim ; Sung-Won Choi ; Sang-Kyu Lee ; Chang-Hoon Baek ; Jae-Youl Lee ; Gyoo-Cheol Hwang ; Bai-Sun Kong ; Young-Hyun Jun
Author_Institution :
Sungkyunkwan Univ., Suwon, South Korea
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
Emerging applications like cloud computing require high-speed low-latency access to high-volume data. In these applications, use of memory modules having multi-drop channels may be needed for time-efficient access to high-density memory data. A key design issue here is how to let interface transceivers not be affected by ISI and reflection noise generated by multi-drop channels having imperfect termination. The current-integrating decision-feedback equalizer (DFE) [1], which can cancel both high-frequency noise and post-cursor ISI simultaneously, has a limitation due to high gain-boosting and/or tap weight over-emphasis in equalizers to avoid eye closure caused by ISI-referred input pattern dependency. Duobinary signaling [2], which requires less boosting for equalizers by taking advantage of channel roll-off characteristic, is not effective in a multi-drop channel application because even a small timing or waveform variation due to high-frequency noise may cause degradation of the quality of duobinary signals. This work presents an integrating duobinary-based DFE receiver to avoid drawbacks described above and to increase the effective-data rate of multi-drop channels. A synergistic combination between the integrating equalizer and the duobinary signaling can provide advantages such as 1) lower gain-boosting for equalizers, 2) no need for precursor equalization, 3) ideally no input-pattern dependency during integration, 4) being more robust to high-frequency noise, 5) alleviated DFE critical timing, and 6) embedding DFE taps into duobinary circuits.
Keywords :
circuit noise; decision feedback equalisers; integrated memory circuits; receivers; adaptive integrating duobinary-based DFE receiver; bit rate 5.8 Gbit/s; channel roll-off characteristic; current-integrating decision-feedback equalizer; duobinary signaling; high gain-boosting; input-pattern dependency; integrating equalizer; multidrop memory interface; tap weight; Decision feedback equalizers; Decoding; Noise; Receivers; Reflection; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062986
Filename :
7062986
Link To Document :
بازگشت