DocumentCode :
2062742
Title :
10.6 continuous-time linear equalization with programmable active-peaking transistor arrays in a 14nm FinFET 2mW/Gb/s 16Gb/s 2-Tap speculative DFE receiver
Author :
Francese, Pier Andrea ; Toifl, Thomas ; Braendli, Matthias ; Menolfi, Christian ; Kossel, Marcel ; Morf, Thomas ; Kuli, Lukas ; Andersen, Toke Meyer ; Yueksel, Hazar ; Cevrero, Alessandro ; Luu, Danny
Author_Institution :
IBM Zurich, Rüschlikon, Switzerland
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
The authors report the implementation of a continuous-time linear equalizer (CTLE) featuring a new technique to control the high-frequency gain peaking and to interface to current-summing stages usually implemented as interleaved slices for the linear analog superposition of the coefficients of decision-feedback equalizers (DFE). The circuits are implemented in 14nm FinFET SOI CMOS technology and are included in a prototype receiver targeted to 16Gb/s serial I/O links for multi-core microprocessors off-chip communication. The architecture is shown in the paper. Power efficiency and compactness are among the primary goals of the study together with an equalization capability sufficient to recover at bit-error rate (BER) levels below 10-12 data transmitted across smooth channels with losses in excess of 25dB at 8GHz.
Keywords :
CMOS integrated circuits; MOSFET; decision feedback equalisers; error statistics; microprocessor chips; silicon-on-insulator; 2-tap speculative DFE receiver; BER; FinFET; SOI CMOS technology; Si; bit error rate; bit rate 16 Gbit/s; continuous-time linear equalizer; current-summing stages; decision feedback equalizers; frequency 8 GHz; linear analog superposition; multicore microprocessors; off-chip communication; power efficiency; programmable active-peaking transistor arrays; serial I-O links; size 14 nm; Bit error rate; CMOS integrated circuits; Decision feedback equalizers; Gain measurement; Receivers; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062988
Filename :
7062988
Link To Document :
بازگشت