DocumentCode :
2062799
Title :
10.9 A 13.1-to-28GHz fractional-N PLL in 32nm SOI CMOS with a ΔΣ noise-cancellation scheme
Author :
Ferriss, Mark ; Sadhu, Bodhisatwa ; Rylyakov, Alexander ; Ainspan, Herschel ; Friedman, Daniel
Author_Institution :
IBM Res., Yorktown Heights, NY, USA
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
A key challenge in high-performance I/O, as well as in reconfigurable radio and radar applications, is the generation of a clean clock signal supporting a wide range of frequencies. The introduction of fractional-N synthesis capability for wide-tuning-range applications enables generation of arbitrary output frequencies within that range from a single choice of reference frequency. A critical challenge in fractional-N synthesizer design is the cancellation of the deterministic component of the fractional-N ΔΣ noise, allowing fractional-N solutions to be applied even in noise-sensitive contexts. In this work, we present a flexible, wide tuning range, fractional-N PLL implemented in 32nm SOI CMOS technology, introducing two separate methods - one in the proportional path and one in the integral path - to process and suppress ΔΣ noise. The demonstrated design includes an integrated automatic calibration loop to optimize noise suppression, uses a dual VCO complex to support generation of any output frequency from 13 to 28GHz from a reference clock in the range of 15 to 300 MHz, and also supports extended tuning down to 1GHz through the use of configurable output dividers.
Keywords :
CMOS integrated circuits; elemental semiconductors; frequency synthesizers; phase locked loops; silicon-on-insulator; voltage-controlled oscillators; ΔΣ noise-cancellation scheme; SOI CMOS technology; Si; VCO complex; arbitrary output frequencies; clock signal generation; configurable output dividers; deterministic component cancellation; flexible wide-tuning range fractional-N PLL; fractional-N ΔΣ noise; fractional-N synthesis capability; fractional-N synthesizer design; frequency 13 GHz to 28 GHz; high-performance I-O; integral path method; integrated automatic calibration loop; noise suppression; noise-sensitive contexts; proportional path method; reconfigurable radar application; reconfigurable radio application; reference frequency; size 32 nm; Clocks; Delays; Noise cancellation; Phase locked loops; Phase noise; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062991
Filename :
7062991
Link To Document :
بازگشت