DocumentCode :
2063770
Title :
Session 15 overview: Data-converter techniques: Data converters subcommittee
Author :
Ryu, Seung-Tak ; Straayer, Matt
Author_Institution :
KAIST, Daejeon, South Korea
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
270
Lastpage :
271
Abstract :
The demands for low power and increased bandwidth continue to be a primary motivation for ADCs. However, the system requirements also present demands on the ADC that can drive design choices at the architectural level. This session demonstrates multiple design techniques for realizing high-performance data converters targeted at a variety of applications and process technologies. Papers in this session include high-performance continuous-time delta-sigma ADCs, a PVT-insensitive TDC implemented in 14nm FinFET technology, and new buffering techniques for both reference voltages and input signals. These papers represent multiple advances in capability for low-power, wide-bandwidth, and high-performance data converters.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7063030
Filename :
7063030
Link To Document :
بازگشت