DocumentCode :
2063810
Title :
A power-efficient network-on-chip for multi-core stream processors
Author :
Guoyue Jiang ; Fang Wang ; Zhaolin Li ; Shaojun Wei
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
Stream processors have emerged as a mainstream solution for computation intensive applications. This paper proposes a power-efficient network-on-chip (NoC) for multi-core stream processors, aiming at improving the communication performance and power consumption. In the proposed NoC, specific stream paths are proposed according to features of multi-core stream processing. Specific stream paths are constructed based on a packet-switched NoC, providing fast and power-efficient transmissions for stream communications. To support specific stream paths on the packet-switched NoC, the modified micro-architecture of the router is proposed with a negligible area overhead. A set of stream applications are exploited for evaluation. Experimental results show that, an average of 16.0% latency reduction and 35.9% power saving can be obtained.
Keywords :
low-power electronics; multiprocessing systems; network-on-chip; packet switching; micro-architecture; multicore stream processors; packet-switched NoC; power-efficient network-on-chip; power-efficient transmissions; stream paths; Computer architecture; Kernel; Pipelines; Ports (Computers); Program processors; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811833
Filename :
6811833
Link To Document :
بازگشت