DocumentCode :
2063872
Title :
15.5 A 0.6V 1.17ps PVT-tolerant and synthesizable time-to-digital converter using stochastic phase interpolation with 16× spatial redundancy in 14nm FinFET technology
Author :
Sung-Jin Kim ; Wooseok Kim ; Minyoung Song ; Jihyun Kim ; Taeik Kim ; Hojin Park
Author_Institution :
Samsung Electron., Hwaseong, South Korea
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
A time-to-digital converter (TDC) is a key element for the digitization of timing information in modern mixed-signal circuits such as digital PLLs, DLLs, ADCs, and on-chip jitter-monitoring circuits. To build high-resolution TDCs, many researchers have focused on minimizing the unit delay of quantization. Vernier delay-line-based TDCs are a good example. Their performance, however, is limited by delay variation and random mismatch among delay cells, unless additional error correction or external control are applied. A time-domain successive-approximation scheme could be an option to achieve high resolution but it consumes too much power and area to generate precisely tuned delay cells. In another case, time-amplifier-based multi-step TDCs that can alleviate the requirement on the minimum unit delay of the quantization by time-difference amplification, may be an attractive option. However these tend to be power-hungry or to require additional calibration circuitries due to the inaccuracy and PVT vulnerability of the time amplifier or time register. In this paper, we present a simple, low-power, and PVT-variation-tolerant TDC architecture without any calibration, using stochastic phase interpolation and 16× spatial redundancy.
Keywords :
MOSFET; delay lines; delay lock loops; interpolation; low-power electronics; mixed analogue-digital integrated circuits; time-digital conversion; timing jitter; ADC; DLL; FinFET technology; PVT-tolerant; PVT-variation-tolerant TDC architecture; Vernier delay line; analog-digital converters; calibration circuitry; delay lock loops; digital PLL; low-power architecture; mixed-signal circuits; on-chip jitter-monitoring circuits; size 14 nm; spatial redundancy; stochastic phase interpolation; time 1.17 ps; time domain successive-approximation scheme; time-to-digital converter; voltage 0.6 V; Adders; Clocks; Delays; Interpolation; Jitter; Redundancy; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7063035
Filename :
7063035
Link To Document :
بازگشت