Title :
Dynamic Partial FPGA Reconfiguration in a Prototype Microprocessor System
Author :
Schleupen, Kai ; Lelaich, S. ; Mannion, Ryan ; Guo, Zhi ; Najjar, Walid ; Vahid, Frank
Author_Institution :
Univ. of California, Riverside
Abstract :
Modern FPGAs´ parallel computing capability and their ability to be reconfigured make them an ideal platform to build accelerators for supercomputing systems. As a multi-core processor, the recently announced Cell Broadband EngineTMl offers tremendous computing power. In this paper, we introduce a prototype system that combines these two types of computing devices together in a reconfigurable blade and we describe its architecture, memory system and abundant interfaces. On the reconfigurable blade it is desirable that the FPGA devices can be partially reconfigured at run-time. This paper presents the dynamic partial reconfiguration (DPR) technique and its design flow for the reconfigurable blade. We report our experimental results of the blade doing partial reconfiguration. DPR allows the reconfigurable blade to be a powerful, run-time changeable computing engine. A sample application is presented that was both simulated for the Cell processor and dynamically loaded to run on the FPGA.
Keywords :
field programmable gate arrays; microcomputers; parallel architectures; Cell Broadband EngineTMl; abundant interfaces; accelerator; dynamic partial FPGA reconfiguration; field programmable gate array; memory system; parallel computing capability; prototype microprocessor system; reconfigurable blade; supercomputing system; Blades; Computer architecture; Computer interfaces; Field programmable gate arrays; Memory architecture; Microprocessors; Multicore processing; Parallel processing; Prototypes; Runtime;
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1060-6
Electronic_ISBN :
978-1-4244-1060-6
DOI :
10.1109/FPL.2007.4380710