DocumentCode :
2064504
Title :
Low-complexity synchronizer used in DC-OFDM UWB system
Author :
Bing Jing ; Hao Chen ; Fan Ye ; Ning Li ; Junyan Ren
Author_Institution :
State-Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes a novel synchronizer consisting of timing synchronization module, automatic gain control, CFO and IQ mismatch compensation. Correlation with threshold search algorithm is used in the timing synchronization module. A double close-loop algorithm is used in the automatic gain control module to improve adjustable range and convergence. What is more, the carrier frequency offset and IQ mismatch is estimated and compensated in the digital compensation module. According to the results of synthesis using 0.13um CMOS process, the proposed synchronizer could achieve the same frequency of 132MHz with only about 50% gate count and power consumption of the traditional synchronizer.
Keywords :
CMOS analogue integrated circuits; OFDM modulation; automatic gain control; frequency estimation; synchronisation; telecommunication control; ultra wideband communication; CFO; CMOS process; DC-OFDM UWB system; IQ mismatch compensation; automatic gain control module; carrier frequency offset estimation; digital compensation module; double close-loop algorithm; frequency 132 MHz; low-complexity synchronizer; power consumption; size 0.13 mum; threshold search algorithm; timing synchronization module; traditional synchronizer; Correlation; Estimation; Frequency synchronization; Gain control; OFDM; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811862
Filename :
6811862
Link To Document :
بازگشت