DocumentCode :
2064601
Title :
18.7 A 2.4mm2 130mW MMSE-nonbinary-LDPC iterative detector-decoder for 4×4 256-QAM MIMO in 65nm CMOS
Author :
Chia-Hsiang Chen ; Wei Tang ; Zhengya Zhang
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
In this work, the authors demonstrate an MMSE-NBLDPC iterative detector-decoder for a 4×4 256-QAM MIMO system to achieve an excellent error rate that improves with iterations, as shown in Fig. 18.7.1. To minimize latency over the iterative loop and improve throughput, the MMSE detector is divided into 4 task-based coarse pipeline stages so that all stages can operate in parallel. Both the number of stages and the stage latency of the detector are minimized, and the long critical paths are interleaved and placed in a slow clock domain to support a high data rate in a cost-effective way. The resulting MMSE detector achieves an 82% higher throughput compared, and almost 3.5× the throughput of the latest SD detector. The NBLDPC decoder is implemented using 78 processing nodes to enable fully parallel message passing. Serial Galois field (GF) processing is pipelined using a data forwarding technique to cut the decoding latency by 30% over the latest design. The detector and decoder exchange symbol log-likelihood ratios (LLR) that are efficiently computed based on the L1 distance to the nearest neighbors in the QAM constellation. To lower the power consumption, automatic clock gating is applied to stage boundary and buffer registers to save 53% of the detector power and 61% of the decoder power. The results are demonstrated in a 65nm MMSE-NBLDPC iterative detector-decoder test chip that achieves 1.38Gb/s detection and 1.02Gb/s decoding (5 iterations), consuming 26.5mW and 103mW, respectively.
Keywords :
CMOS integrated circuits; Galois fields; MIMO communication; iterative decoding; least mean squares methods; parity check codes; power consumption; quadrature amplitude modulation; telecommunication power management; CMOS integrated circuit; LDPC iterative detector decoder; MMSE detector; MMSE nonbinary detector decoder; MMSE-NBLDPC iterative detector-decoder; NBLDPC decoder; QAM MIMO system; QAM constellation; automatic clock gating; bit rate 1.02 Gbit/s; bit rate 1.38 Gbit/s; data forwarding; log-likelihood ratios; parallel message passing; power 103 mW; power 130 mW; power 26.5 mW; power consumption; serial Galois field; size 65 nm; CMOS integrated circuits; Decoding; Detectors; Iterative decoding; MIMO; Registers; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7063064
Filename :
7063064
Link To Document :
بازگشت