Title :
Circuit Switched Run-Time Adaptive Network-on-Chip for Image Processing Applications
Author :
Braun, L. ; Hubner, Michael ; Becker, J. ; Perschke, T. ; Schatz, V. ; Bach, S.
Author_Institution :
Univ. Karlsruhe, Karlsruhe
Abstract :
Since the 1990s reusable functional blocks, well known as IP-Cores, have been integrated on one silicon die. These systems-on-chip (SoC) used a bus-based system for intermodule communication. Technology, performance and flexibility issues require the introduction of a novel communication system called network-on-chip (NoC). Around 1999 this method was introduced and since then has been investigated by several research groups with the aim to connect different IP-Cores through an effective, flexible and scalable communication network. Exploiting the flexibility of FPGAs, the run-time adaptivity through run-time reconfiguration, opens a new area of research by considering dynamic and partial reconfiguration. Since software parts of an electronic system can also be included into reconfigurable hardware by integration of IP-based microcontrollers, the reconfigurable architecture provides a flexible, multi-adaptive heterogeneous platform for HW / SW Co-designs. This paper presents an approach for exploiting dynamic and partial reconfiguration with Xilinx Virtex-II FPGAs for an adaptive circuit switched network-on-chip and the related techniques for adapting the system during run-time to the requirements of the presented image processing application.
Keywords :
circuit switching; field programmable gate arrays; hardware-software codesign; image processing; logic CAD; microcontrollers; network-on-chip; reconfigurable architectures; IP-based microcontrollers; Xilinx Virtex-II FPGA; adaptive network-on-chip; bus-based system; circuit switched run-time; hardware-software codesigns; image processing; reconfigurable architecture; systems-on-chip; Adaptive systems; Communication switching; Communications technology; Field programmable gate arrays; Image processing; Integrated circuit technology; Network-on-a-chip; Runtime; Silicon; Switching circuits;
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1059-0
DOI :
10.1109/FPL.2007.4380746