DocumentCode :
2066223
Title :
Delay and Area Efficient First-level Cache Soft Error Detection and Correction
Author :
Mohr, Karl C. ; Clark, Lawrence T.
Author_Institution :
Arizona State Univ., Tempe
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
88
Lastpage :
92
Abstract :
Soft error rates are an increasing problem in modern VLSI circuits. Commonly used error correcting codes reduce soft error rates in large memories and second level caches but are not suited to small fast memories such as first level caches, due to the area and speed penalties they entail. Here, an error detection and correction scheme that is appropriate for use in low latency first level caches and other small, fast memories such as register files is presented. The scheme allows fine, e.g., byte write granularity with acceptable storage overhead. Analysis demonstrates that the proposed method provides adequate soft error rate reduction with improved latency and area cost.
Keywords :
VLSI; error correction codes; microprocessor chips; VLSI circuit; cache soft error detection; error correcting code; microprocessor chip; very large scale integration; Circuits; Costs; Delay; Error analysis; Error correction; Error correction codes; Microprocessors; Protection; Random access memory; Timing; Error detection and correction; error correcting codes; memory soft errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
ISSN :
1063-6404
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2006.4380799
Filename :
4380799
Link To Document :
بازگشت