DocumentCode :
2067117
Title :
A 300MHz 10b time-interleaved pipelined-SAR ADC
Author :
Lu Sun ; Yuxiao Lu ; Tingting Mo
Author_Institution :
Center for Analog/RF IC (CARFIC), Shanghai Jiaotong Univ., Shanghai, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
A 10bit 300MHz analog-to-digital converter is presented. It uses medium-resolution SAR ADC to replace low-resolution Flash ADC to solve the high power consumption problem. The structure of sharing the same residue amplifier in two channels can further reduce the power consumption and correct the gain error between different channels. The asynchronous clock generator for SAR comparator and the improved capacitor array structure help to decrease SAR ADC´s decision time. Simulation results in 65nm shows that it could have ENOB of 9.1 bits at 300MHz sampling. And its power consumption is only about 15.4mW.
Keywords :
analogue-digital conversion; asynchronous generators; comparators (circuits); Flash ADC; SAR comparator; analog-to-digital converter; asynchronous clock generator; capacitor array structure; frequency 300 MHz; power consumption; size 65 nm; time-interleaved pipelined SAR ADC; word length 10 bit; Arrays; Capacitors; Clocks; Generators; Pipelines; Power demand; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811965
Filename :
6811965
Link To Document :
بازگشت