DocumentCode :
2067293
Title :
Processing and reliability of flip-chip on board connections
Author :
Collier, P.A. ; Teo, K.H.
Author_Institution :
Inst. of Microelectron., Singapore
fYear :
1997
fDate :
8-10 Oct 1997
Firstpage :
251
Lastpage :
258
Abstract :
Processes with potential for low cost flip-chip on board assembly were investigated in order to populate conventional printed circuit cards directly or to replace wire bonding in ball grid array packages. Overall aspects of wafer bumping, device placement, underfill encapsulation and assembly integrity were addressed. Two types of wafer bumping process were evaluated, involving fine pitch stencil printing of solder pastes directly on wafers and the application of a wire bonding technique to deposit solder ball bumps on connection pads. To determine flip-chip on board process robustness and reliability, test vehicles were designed to accommodate a range of flip-chip dice, of sizes between 3.8 mm and 12.7 mm and with I/O between 21 and 1056. These vehicles allowed monitoring of electrical continuity through bumps connected in series in daisy chains, as well as including power dissipation and temperature sensing devices for thermal measurements and power cycling tests. The results of the evaluations are discussed, covering assessment of bumping process performance in terms of uniformity and pitch capability and the integrity of flip-chip assemblies determined by nondestructive analysis, mechanical testing and thermal shock testing
Keywords :
ball grid arrays; chip-on-board packaging; circuit reliability; electric sensing devices; encapsulation; fine-pitch technology; flip-chip devices; integrated circuit packaging; lead bonding; mechanical testing; nondestructive testing; printed circuit manufacture; printed circuit testing; soldering; temperature sensors; thermal shock; 3.8 to 12.7 mm; assembly integrity; ball grid array packages; bumping process performance; connection pads; device placement; direct PCB population; electrical continuity; fine pitch stencil printing; flip-chip assemblies; flip-chip die size; flip-chip on board assembly; flip-chip on board connection processing; flip-chip on board connections; flip-chip on board process reliability; flip-chip on board process robustness; mechanical testing; nondestructive analysis; pitch capability; power cycling tests; power dissipation devices; printed circuit cards; reliability; solder ball bump deposition; solder pastes; temperature sensing devices; test vehicles; thermal measurements; thermal shock testing; underfill encapsulation; wafer bumping; wafer bumping process; wire bonding; wire bonding technique; Assembly; Costs; Electronics packaging; Encapsulation; Nondestructive testing; Printed circuits; Printing; Vehicles; Wafer bonding; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology Conference, 1997. Proceedings of the 1997 1st
Print_ISBN :
0-7803-4157-0
Type :
conf
DOI :
10.1109/EPTC.1997.723918
Filename :
723918
Link To Document :
بازگشت