DocumentCode :
2071553
Title :
Enhanced P1500 compliant wrapper suitable for delay fault testing of embedded cores
Author :
Vermaak, H.J. ; Kerkhoff, H.G.
Author_Institution :
MESA Res. Inst., Twente Univ., Enschede, Netherlands
fYear :
2003
fDate :
25-28 May 2003
Firstpage :
121
Lastpage :
126
Abstract :
Continual advances in the manufacturing processes of integrated circuits provide designers the ability to create more complex and denser architectures and increased functionality on a single chip. The increased usage of embedded cores necessitates a core-based test strategy in which cores are also tested separately. The IEEE P1500 proposed standard for embedded core test (SECT) is a standard under development which aims is to improve the testing of core-based system chips. This paper deals with the enhancement of the test wrapper and wrapper cells to provide a structure to be able to test embedded cores for delay faults. This approach allows delay fault testing of cores by using the digital oscillation test method and the help of the enhanced elements while staying compliant to the P1500 standard.
Keywords :
IEEE standards; integrated circuit testing; logic design; logic simulation; logic testing; system-on-chip; IEEE P1500 standard; P1500 compliant wrapper; SECT; SOC; delay fault testing; digital oscillation test method; embedded core testing; test wrapper; wrapper cells; Circuit faults; Circuit testing; Delay; Hardware; Integrated circuit testing; Manufacturing processes; Standards development; System testing; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2003. Proceedings. The Eighth IEEE European
ISSN :
1530-1877
Print_ISBN :
0-7695-1908-3
Type :
conf
DOI :
10.1109/ETW.2003.1231678
Filename :
1231678
Link To Document :
بازگشت