DocumentCode :
2071674
Title :
Generation of embedded RAMs with built-in test using object-oriented programming
Author :
Zimmermann, Michael ; Geilert, Manfred
Author_Institution :
Inst. fur Theor. Elektrotech. Hannover Univ., Germany
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
2
Lastpage :
6
Abstract :
The paper presents the design tool RAMTEX. It manages the automatic insertion of a built-in self-test (BIST) during the design process. Given a high-level description of an embedded RAM, RAMTEX selects the optimal BIST procedure of all procedures existing in its method knowledge base. The selection process is done by the valuation of weighted parameters provided by a human designer. The BIST-RAM is then synthesized by RAMTEX which includes automatically all the necessary expansions for a self test. The result is an EDIF-netlist at the gate level
Keywords :
VLSI; built-in self test; circuit layout CAD; integrated circuit testing; knowledge based systems; object-oriented programming; random-access storage; EDIF-netlist; RAMTEX; automatic insertion; built-in self-test; design tool; embedded RAMs; gate level; method knowledge base; object-oriented programming; Automatic testing; Built-in self-test; Circuit testing; Costs; Design automation; Design methodology; Logic testing; Object oriented programming; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136610
Filename :
136610
Link To Document :
بازگشت