DocumentCode :
2075173
Title :
An adaptive current-threshold determination for IDDQ testing based on Bayesian process parameter estimation
Author :
Shintani, Michihiro ; Sato, Takao
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Kyoto, Japan
fYear :
2013
fDate :
22-25 Jan. 2013
Firstpage :
614
Lastpage :
619
Abstract :
Application of IDDQ testing to LSIs fabricated using advanced process technology is becoming increasingly difficult due to large variability of scaled devices. In this paper, we propose a novel technique that adaptively determines per-chip current-threshold for IDDQ testing to enhance test accuracy. In the proposed technique, process condition of a chip and fault-sensitization vector are first estimated based on measured IDDQ currents through Bayesian inference. Then, using the estimated process condition, a statistical distribution of the leakage current for each test pattern is calculated and suitable current-threshold is determined by the distribution. Simulation experiments demonstrate that the proposed technique can successfully detect a very small leakage fault, down to 16% of the nominal IDDQ current with the test escape ratio of 3.1 %.
Keywords :
large scale integration; leakage currents; parameter estimation; statistical distributions; Bayesian inference; Bayesian process parameter estimation; IDDQ currents; IDDQ testing; LSI; adaptive current-threshold determination; advanced process technology; fault-sensitization vector; leakage current; per-chip current-threshold; statistical distribution; Circuit faults; Current measurement; Estimation; Leakage currents; Logic gates; Testing; Vectors; Bayes´ theorem; IDDQ testing; Statistical leakage current analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2013 18th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4673-3029-9
Type :
conf
DOI :
10.1109/ASPDAC.2013.6509666
Filename :
6509666
Link To Document :
بازگشت