DocumentCode :
2075405
Title :
Line sharing cache: Exploring cache capacity with frequent line value locality
Author :
Oka, K. ; Sasaki, Hiromu ; Inoue, Ken
Author_Institution :
Kyushu Univ., Fukuoka, Japan
fYear :
2013
fDate :
22-25 Jan. 2013
Firstpage :
669
Lastpage :
674
Abstract :
This paper proposes a new last level cache architecture called line sharing cache (LSC), which can reduce the number of cache misses without increasing the size of the cache memory. It stores lines which contain the identical value in a single line entry, which enables to store greater amount of lines. Evaluation results show performance improvements of up to 35% across a set of SPEC CPU2000 benchmarks.
Keywords :
cache storage; logic design; SPEC CPU2000 benchmarks; cache capacity; cache memory; cache misses; frequent line value locality; last level cache architecture; line sharing cache; Arrays; Art; Benchmark testing; Microprocessors; Multicore processing; Program processors; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2013 18th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4673-3029-9
Type :
conf
DOI :
10.1109/ASPDAC.2013.6509677
Filename :
6509677
Link To Document :
بازگشت