DocumentCode :
2077145
Title :
Design and architecture of spatial multiplexing MIMO decoders for FPGAs
Author :
Dick, Chris ; Amiri, Kiarash ; Cavallaro, Joseph R. ; Rao, Raghu
Author_Institution :
Xilinx, Austin, TX
fYear :
2008
fDate :
26-29 Oct. 2008
Firstpage :
160
Lastpage :
164
Abstract :
Spatial multiplexing multiple-input-multiple-output (MIMO) communication systems have recently drawn significant attention as a means to achieve tremendous gains in wireless system capacity and link reliability. The optimal hard decision detection for MIMO wireless systems is the maximum likelihood (ML) detector. ML detection is attractive due to its superior performance (in terms of BER). However, direct implementation grows exponentially with the number of antennas and the modulation scheme, making its ASIC or FPGA implementation infeasible for all but low-density modulation schemes using a small number of antennas. Sphere decoding (SD) solves the ML detection problem in a computationally efficient manner. However, even with this complexity reduction, real-time implementation on a DSP processor is generally not feasible and high-performance parallel computing platforms such as FPGAs are increasingly being employed for this class of applications. The sphere detection problem affords many opportunities for algorithm and micro-architecture optimizations and tradeoffs. This paper provides an overview of techniques to simplify and minimize FPGA resource utilization of sphere detectors for high-performance low-latency systems.
Keywords :
MIMO communication; application specific integrated circuits; decoding; digital signal processing chips; error statistics; field programmable gate arrays; maximum likelihood detection; space division multiplexing; ASIC; BER; DSP processor; FPGA; MIMO communication; MIMO decoders; MIMO wireless systems; link reliability; low-density modulation; maximum likelihood detector; optimal hard decision detection; spatial multiplexing; sphere decoding; wireless system capacity; Application specific integrated circuits; Bit error rate; Detectors; Digital signal processing; Field programmable gate arrays; MIMO; Maximum likelihood decoding; Maximum likelihood detection; Parallel processing; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2008 42nd Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-2940-0
Electronic_ISBN :
1058-6393
Type :
conf
DOI :
10.1109/ACSSC.2008.5074383
Filename :
5074383
Link To Document :
بازگشت