• DocumentCode
    2079976
  • Title

    Reliability-aware placement in SRAM-based FPGA for voltage scaling realization in the presence of process variations

  • Author

    Golshan, Shahin ; Khajeh, Amin ; Homayoun, Houman ; Bozorgzadeh, Eli ; Eltawil, Ahmed ; Kurdahi, Fadi J.

  • Author_Institution
    Center of Embedded Comput. Syst., Univ. of California, Irvine, CA, USA
  • fYear
    2011
  • fDate
    9-14 Oct. 2011
  • Firstpage
    257
  • Lastpage
    266
  • Abstract
    With advances in technology scaling, the configuration memory in SRAM-based FPGA is contributing a large portion of power consumption. Voltage scaling has been widely used to address the increases in power consumption in submicron regimes. However, with the advent of process variation in the configuration SRAMs, voltage scaling can undermine the integrity of a design implemented on the FPGA device as the design´s functionality is determined by the contents of the configuration SRAMs. In this paper, we propose to exploit the abundance of homogenous resources on FPGA, in order to realize voltage scaling in the presence of process variation. Depending on the design to be implemented on FPGA, we select the minimal voltage that sustains a reliable placement. We then introduce a novel 2-phase placement algorithm that maximizes the reliability of the implemented design when voltage scaling is applied to the configuration memory. In the first phase, pre-deployment placement, we maximize the reliability of the implemented designs considering the a priori distribution of SRAM failures due to process variation and voltage scaling. The second phase, post-deployment placement, is performed once the device is fabricated in order to determine a fault-free placement of the design for the FPGA device. Our results indicate significant leakage power reduction (more than 50%) in the configuration memory when our placement technique is combined with voltage scaling with little delay degradation.
  • Keywords
    SRAM chips; field programmable gate arrays; integrated circuit design; integrated circuit reliability; 2-phase placement algorithm; SRAM-based FPGA; configuration memory; design functionality; fault-free placement; homogenous resources; post-deployment placement; power consumption; predeployment placement; process variations; reliability-aware placement; submicron regimes; voltage scaling realization; Delay; Field programmable gate arrays; Power demand; Random access memory; Reliability engineering; Threshold voltage; Computer Aided Design; FPGA; Placement; Process Variation; Voltage Scaling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2011 Proceedings of the 9th International Conference on
  • Conference_Location
    Taipei
  • Print_ISBN
    978-1-4503-0715-4
  • Type

    conf

  • Filename
    6062297