DocumentCode :
2081286
Title :
General AC constraint transformation for analog ICs
Author :
Arsintescu, B.G. ; Charbon, E. ; Malavasi, E. ; Choudhury, U. ; Kao, W.H.
Author_Institution :
Delft Univ. of Technol., Netherlands
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
38
Lastpage :
43
Abstract :
The problem of designing complex analog circuits is attacked using a hierarchical top-down, constraint-driven design methodology. In this methodology, constraints are propagated automatically from high-level specifications to physical design through a sequence of gradual transformations. Constraint transformation is a critical step in the methodology, since it determines in large part the degree to which specifications are met. In this paper we describe how constraint transformations can be efficiently carried out using hierarchical parameter modeling and constrained optimization techniques. The process supports complex high-level specification handling and accounts for second-order effects, such as interconnect parasitics and mismatches. The suitability of the approach is demonstrated through an 4th order active filter test case.
Keywords :
analogue circuits; circuit analysis computing; optimisation; 4th order active filter test case; analog ICs; constrained optimization; constraint-driven design methodology; general AC constraint transformation; gradual transformations; hierarchical parameter modeling; high-level specifications; interconnect parasitics; mismatches; physical design; Active filters; Analog circuits; Circuit testing; Constraint optimization; Design methodology; Integrated circuit interconnections; Permission;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724436
Link To Document :
بازگشت