DocumentCode :
2081361
Title :
III-V Quantum Well Field Effect Transistors on Silicon for Future High Performance and Low Power Logic Applications
Author :
Dewey, G. ; Radosavljevic, M. ; Mukherjee, N.
Author_Institution :
Components Res., Intel Corp., Hillsboro, OR, USA
fYear :
2011
fDate :
16-19 Oct. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This work summarizes the advantages and challenges of III-V channel transistors for high performance and low power logic applications with respect to Si CMOS. The challenge of heterogeneous integration of III-V on Si is addressed by integration of In0.7Ga0.3As QWFETs on Si substrates with a total composite buffer thickness successfully scaled down to 1.3um. The main advantages are demonstrated with Schottky-Gate In0.7Ga0.3As QWFET on Si substrate showing 4.6X to 3.3X effective velocity gain over Si n-MOSFET for a VCC range of 0.5V to 1.0V, and 65% intrinsic drive current gain over Si nMOSFET at VCC = 0.5V. In addition, the challenge of further scaling and reduction of the high gate leakage that occurs in Schottky-gate devices is addressed by successful integration of an advanced composite high-K gate stack in the In0.7Ga0.3As QWFET.
Keywords :
CMOS logic circuits; III-V semiconductors; MOSFET; elemental semiconductors; gallium arsenide; indium compounds; low-power electronics; semiconductor quantum wells; silicon; CMOS techonology; III-V quantum well field effect transistors; In0.7Ga0.3As; Schottky-gate devices; Si; high-K gate stack; low power logic applications; n-MOSFET; schottky-gate QWFET; silicon; size 1.3 mum; voltage 0.5 V to 1.0 V; Current measurement; High K dielectric materials; Indium phosphide; Logic gates; MOSFETs; Silicon; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Compound Semiconductor Integrated Circuit Symposium (CSICS), 2011 IEEE
Conference_Location :
Waikoloa, HI
ISSN :
1550-8781
Print_ISBN :
978-1-61284-711-5
Electronic_ISBN :
1550-8781
Type :
conf
DOI :
10.1109/CSICS.2011.6062431
Filename :
6062431
Link To Document :
بازگشت