DocumentCode :
2081981
Title :
A VHDL based test environment including models for equivalence fault collapsing
Author :
Navabi, Zainalabedin ; Shadfar, Massoud
Author_Institution :
Dept. of Electr. Eng., Tehran Univ., Iran
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
18
Lastpage :
25
Abstract :
In the area of digital systems testing, fault collapsing is the process of reducing the faults in a circuit to only those that can be distinguished. In local fault collapsing, one fault is selected from each of the equivalent fault classes of the logic gates. The selection is based on the connections made to the ports of a gate. We have developed VHDL gate models for local equivalent fault collapsing. This paper presents a VHDL based test environment that uses fault collapsing VHDL models to generate a list of faults for test generation and fault simulation. Our VHDL modeling strategy and some examples are discussed
Keywords :
digital systems; fault location; logic testing; specification languages; VHDL based test environment; VHDL gate models; digital systems testing; equivalent fault classes; fault list; fault simulation; local equivalent fault collapsing; logic gates; modeling strategy; test generation; Circuit faults; Circuit testing; Combinational circuits; Digital circuits; Digital systems; Fault detection; Functional analysis; Redundancy; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VHDL International Users Forum. Spring Conference, 1994. Proceedings of
Conference_Location :
Oakland, CA
Print_ISBN :
0-8186-6215-8
Type :
conf
DOI :
10.1109/VIUF.1994.323969
Filename :
323969
Link To Document :
بازگشت