DocumentCode :
2082750
Title :
Hierarchical layout verification for submicron designs
Author :
Meier, W.
Author_Institution :
Siemens AG, Corporate Res. & Dev., Munich, Germany
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
382
Lastpage :
386
Abstract :
The author presents the program HEXDRC for hierarchical circuit extraction and design rule check. The main problem for hierarchical layout verification is to handle interactions between different cells effectively. The kind of interactions however strongly depends on the actual design style, so that it will be impossible to find a solution which will work optimal for all layouts. To solve this problem, HEXDRC offers a lot of possibilities to modify the implemented basic algorithm by user instructions. HEXDRC includes design rule checking and netlist extraction, both working on the same database. This allows to verify more complex rules than with separate tools. The author discusses the basic concept, describes how to adapt the program to a special design style and presents first experimental results
Keywords :
VLSI; circuit layout CAD; VLSI; design rule check; hierarchical layout verification; netlist extraction; program HEXDRC; submicron designs; user instructions; Algorithm design and analysis; Databases; Fabrication; Integrated circuit layout; Law; Legal factors; Process design; Random access memory; Research and development; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136677
Filename :
136677
Link To Document :
بازگشت