DocumentCode :
2084131
Title :
On-chip coupled noise analysis of a high performance S/390 microprocessor
Author :
Dansky, A.H. ; Smith, H.H. ; Williams, P.M.
Author_Institution :
IBM, Poughkeepsie, NY, USA
fYear :
1997
fDate :
18-21 May 1997
Firstpage :
817
Lastpage :
825
Abstract :
A methodology based on closed form expressions and 3D capacitance extraction is used to predict noise and timing impact due to line to line coupling. In this paper, details of the methodology described include the quantification of closed form expressions used for noise voltage prediction, assumptions made to factor in uncertainties of the coupling topology and the databases used to improve the accuracy of this approach. A sophisticated 3D capacitance extraction process is also discussed in some detail. Other issues such as the timing impact due to noise are also examined by including additional equations which relate the delay adjustment due to the total noise for each net with minimal timing margin. Finally, a statistical summary of the number of nets being analyzed at the chip level, with associated pertinent parameters such as coupling coefficients and coupled segment information is also shown. Other details as macro coupled noise analysis are discussed in context to the limitation of the global methodology described with recommendations for future work in this area. Such an approach uniquely relates complex issues of on-chip noise prediction with sophisticated database manipulation and sound engineering judgement to provide a comprehensive solution to the problem at hand
Keywords :
capacitance; circuit analysis computing; integrated circuit noise; microprocessor chips; timing; 3D capacitance extraction; S/390 microprocessor; closed form expressions; coupled segment information; coupling coefficients; coupling topology; delay adjustment; high performance microprocessor; line to line coupling; macro coupled noise analysis; noise voltage prediction; onchip coupled noise analysis; onchip noise prediction; timing impact; Acoustic noise; Capacitance; Databases; Delay; Equations; Performance analysis; Timing; Topology; Uncertainty; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1997. Proceedings., 47th
Conference_Location :
San Jose, CA
ISSN :
0569-5503
Print_ISBN :
0-7803-3857-X
Type :
conf
DOI :
10.1109/ECTC.1997.606264
Filename :
606264
Link To Document :
بازگشت