DocumentCode :
2085356
Title :
SEU concept to reality (allocation, prediction, mitigation)
Author :
Bidokhti, Nematollah
Author_Institution :
Cisco Syst., San Jose, CA, USA
fYear :
2010
fDate :
25-28 Jan. 2010
Firstpage :
1
Lastpage :
5
Abstract :
For a number of years products are being impacted by transient faults that cause the systems to fail and returned to suppliers as returned material authorization (RMA). After further analysis, they deemed to be good and no problem found and ultimately sent back out to potential customers and replacements. These returns are most likely being caused by Single Event Upsets. The phenomenon of Single Event Upset (SEU) is a well known and documented and affects electronic circuitry. SEUs are caused by either atmospheric neutrons or alpha particles emitted by trace impurities in the silicon processing and packaging materials. SEUs could cause single or multiple bit errors in the components such as ASCIs, FPGAs, processors and memories. All of these components are susceptible to SEU, but in the traditional reliability analysis of products, these failures are not included. Reliability engineers calculate the failure rate for components based on hard failures and are totally discounting the Soft Error failures. In addition, when reliability engineers are performing availability modeling and failure allocation, SEUs are not included in their analysis. Therefore, the accuracy of their analysis could be questionable. The goal of this paper is to discuss the allocation, Prediction and mitigation of SEU in the design. It is hard to believe a reliability analysis of a component or a board is completed without any consideration to SEU. This paper will discuss the following: 1) Concept of SEU and what is Single Event Upset (SEU) and sources of SEU 2) Example of field events 3) SEU failure rate allocation 4) SEU prediction 5) SEU Mitigation 6) SEU best practices The methodology discussed in this paper can be applied to any integrated system that is required to meet a particular high availability target.
Keywords :
circuit reliability; electronics industry; failure analysis; transient analysis; SEU allocation; SEU mitigation; SEU prediction; alpha particle; atmospheric neutron; availability modeling; electronic circuitry; failure rate allocation; reliability analysis; returned material authorization; single event upset; soft error failure; transient fault; Alpha particles; Authorization; Availability; Circuit faults; Failure analysis; Impurities; Neutrons; Reliability engineering; Silicon; Single event upset; Fault; Fault Management; Hardware; Latch up; Multi-Bit Error; SER; SEU; Single Bit Error; Soft Error; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability and Maintainability Symposium (RAMS), 2010 Proceedings - Annual
Conference_Location :
San Jose, CA
ISSN :
0149-144X
Print_ISBN :
978-1-4244-5102-9
Electronic_ISBN :
0149-144X
Type :
conf
DOI :
10.1109/RAMS.2010.5448078
Filename :
5448078
Link To Document :
بازگشت