DocumentCode :
2085688
Title :
Low Contention Mapping of Real-Time Tasks onto TilePro 64 Core Processors
Author :
Zimmer, Christopher ; Mueller, Frank
Author_Institution :
North Carolina State Univ., Raleigh, NC, USA
fYear :
2012
fDate :
16-19 April 2012
Firstpage :
131
Lastpage :
140
Abstract :
Predictability of task execution is paramount for real-time systems so that upper bounds of execution times can be determined via static timing analysis. Static timing analysis on network-on-chip (NoC) processors may result in unsafe underestimations when the underlying communication paths are not considered. This stems from contention on the underlying network when data from multiple sources share parts of a routing path in the NoC. Contention analysis must be performed to provide safe and reliable bounds. In addition, the overhead incurred by contention due to inter-process communication (IPC) can be reduced by mapping tasks to cores in such a way that contention is minimized. This paper makes several contributions to increase pre-predictability of real-time tasks on NoC architectures. First, we contribute a constraint solver that exhaustively maps real-time tasks onto cores to minimize contention and improve predictability. Second, we develop a novel TDMA-like approach to map communication traces into time frames to ensure separation of analysis for temporally disjoint communication. Third, we contribute a novel multi-heuristic approximation, H Solver, for rapid discovery of low contention solutions. H Solver reduces contention by up to 70% when compared with naive and constrained exhaustive solutions. We evaluate our experiments using a micro-benchmark of task system IPC on the TilePro64, a real, physical NoC processor with 64 cores. To the best of our knowledge, this is the first work to consider IPC for worst-case time frames to simplify analysis and to measure the impact on actual hardware for NoC-based real-time multi core systems.
Keywords :
approximation theory; benchmark testing; multiprocessing systems; network-on-chip; real-time systems; time division multiple access; H solver; NoC; TilePro 64 core processor; communication trace mapping; inter-process communication; low contention mapping; micro-benchmark; multiheuristic approximation; network-on-chip processor; real-time multicore system; real-time task mapping; static timing analysis; task execution predictability; temporally disjoint communication; time-division multiple-access; Benchmark testing; Jitter; Layout; Multicore processing; Real time systems; Receivers; Schedules;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real-Time and Embedded Technology and Applications Symposium (RTAS), 2012 IEEE 18th
Conference_Location :
Beijing
ISSN :
1080-1812
Print_ISBN :
978-1-4673-0883-0
Type :
conf
DOI :
10.1109/RTAS.2012.36
Filename :
6200045
Link To Document :
بازگشت