Title :
A 0.18µm pipelined 8B10B encoder for a high-speed SerDes
Author :
Yu-yun, Song ; Qing-sheng, Hu ; Liming, Hu
Author_Institution :
Inst. of RF-& OE-ICs, Southeast Univ., Nanjing, China
Abstract :
This paper presented a pipelined 8B10B encoder for a high speed SerDes. To overcome the drawback of the speed limitation due to the conventional architecture, a pipelined encoding architecture is proposed. By splitting the longer path into two shorter paths with registers, the delay of the critical path is shortened greatly. Based on the pipelined architecture, a high-speed 8B10B encoder is implemented using 0.18 μm CMOS technology and standard cell library. Post-simulation results show that the encoder can work up to the rate of 7Gbps with a core are of 76.86 μm × 76.86 μm and the power consumption is 5.0317 mW under a 1.8V power supply voltage.
Keywords :
CMOS analogue integrated circuits; convertors; encoding; critical path delay; high-speed SerDes; pipelined 8B10B encoder; pipelined encoding architecture; power 5.0317 muW; size 0.18 mum; speed limitation; voltage 1.8 V; Application specific integrated circuits; Encoding; Ethernet networks; Logic gates; Switches;
Conference_Titel :
Communication Technology (ICCT), 2010 12th IEEE International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-6868-3
DOI :
10.1109/ICCT.2010.5688778