DocumentCode :
2089325
Title :
Design of high power-addecd efficiency FET amplifiers operating with very low drain bias voltages for use in mobile telephones at 1.7 GHz
Author :
Dietsche, S. ; Duvanaud, C. ; Pataut, G. ; Obregon, J.
Author_Institution :
Thomson-CSF Semiconducteurs Specifiques, Route Départementale 128, BP 46, 91401 ORSAY Cedex, France
fYear :
1993
fDate :
6-10 Sept. 1993
Firstpage :
252
Lastpage :
254
Abstract :
Two single-stage GaAs class F power amplifiers with very high efficiency at low drain bias voltages have been designed and tested at 1.7 GHz. The first power amplifier was designed to achieve maximum power-added efficiency while the second power amplifier design realizes the best compromise between output power and power-added efficiency. At Vds=3V, the measured output power of the first amplifier is l9dBm with a power-added efficiency of 73%. The output power of the second amplifier (also biased at Vds=3V) is 24dBm with a power-added efficiency of 70%. These results were achieved by using suitable terminations for the second and third harmonics. In our knowledge, the obtained results present the state of the art published for low voltage bias conditions.
Keywords :
Design optimization; FETs; Frequency; High power amplifiers; Impedance; Intrusion detection; Low voltage; Power amplifiers; Power generation; Telephony;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference, 1993. 23rd European
Conference_Location :
Madrid, Spain
Type :
conf
DOI :
10.1109/EUMA.1993.336858
Filename :
4136587
Link To Document :
بازگشت