Title :
Application of boundary-scan and full-chip BIST to a 3 ASIC chip set
Author :
Fitch, Kenneth D. ; Kane, Jack
Author_Institution :
AT&T Bell Lab., Allentown, PA, USA
Abstract :
Three ASIC (application-specific integrated circuit) devices recently designed at AT&T incorporate the ANSI/IEEE Std 1149.1-1990 testability features. The test port is used for control of on-chip boundary-scan (BS) and full chip (macrocell and random logic) built-in-self-test (BIST). Presented are a view of the methods used for implementation, novel circuit sharing between BIST and BS, and results related to device area, performance, fault coverage, and testing. The availability of boundary-scan allowed automatic generation of board-level test vectors and allowed board-level printed wire testing without bed-of-nails techniques. By applying BIST tools to the devices after functional design, fault coverage of all of the ASICs was increased to acceptable levels without the significant time and expense of manual vector writing
Keywords :
application specific integrated circuits; automatic test equipment; built-in self test; integrated circuit testing; logic testing; printed circuit testing; ANSI/IEEE Std 1149.1-1990; ASIC chip set; automatic generation; board-level printed wire testing; board-level test vectors; boundary-scan; device area; fault coverage; full-chip BIST; macrocell; on-chip boundary-scan; performance; random logic; test port; testability features; testing; Application specific integrated circuits; Automatic control; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Integrated circuit testing; Logic devices; Logic testing; Macrocell networks;
Conference_Titel :
Custom Integrated Circuits Conference, 1991., Proceedings of the IEEE 1991
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0015-7
DOI :
10.1109/CICC.1991.164117