DocumentCode :
2090235
Title :
High speed sub-halfmicron flash memory technology with simple stacked gate structure cell
Author :
Mori, S. ; Sakagami, E. ; Yamaguchi, Y. ; Kamiya, E. ; Tanimoto, Masahiro ; Tsunoda, Hiroshi ; Hisatomi, K. ; Egawa, H. ; Arai, N. ; Hiura, Y. ; Yoshikawa, K. ; Hashimoto, Koji
Author_Institution :
Semicond. Device Eng. Lab., Toshiba Corp., Kawasaki, Japan
fYear :
1994
fDate :
7-9 June 1994
Firstpage :
53
Lastpage :
54
Abstract :
This paper describes the novel process/device technology for high speed sub-halfmicron flash memories with 0.4 /spl mu/m design rules. Some new structures and operating methods for future flash memories have been proposed. However, the most suitable structure to realize large memory capacity for magnetic disk replacement will be different from that for fast random access speed for EPROM replacement, flash-memory-embedded logic devices, and other high speed applications. To realize high speed random access operation, conventional NOR-type flash memory technology with CHE program and source erase scheme will be the most suitable because of its simple fabrication process, relatively small cell size, sufficiently high read current, and relatively low operation voltages for program and erase procedures. The low voltage program/erase operation results in high performance peripheral transistors. On the other hand, NAND flash EEPROM will be the most suitable for low-cost large memory capacity applications. This paper, for the first time, demonstrates the scalability of cell gate length down to 0.4 /spl mu/m for simple stacked gate NOR flash cell.<>
Keywords :
EPROM; MOS integrated circuits; VLSI; cellular arrays; integrated circuit technology; integrated memory circuits; 0.4 micron; CHE program; NAND flash EEPROM; NOR-type flash memory; cell gate length; cell size; fabrication process; memory capacity; operation voltages; process/device technology; read current; scalability; source erase scheme; stacked gate structure cell; sub-halfmicron flash memory technology; Channel hot electron injection; EPROM; Flash memory; Impurities; Isolation technology; Laboratories; Low voltage; Power supplies; Scalability; Semiconductor devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1994. Digest of Technical Papers. 1994 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-1921-4
Type :
conf
DOI :
10.1109/VLSIT.1994.324381
Filename :
324381
Link To Document :
بازگشت