Title :
High-radix parallel VLSI dividers without using quotient digit selection tables
Author :
Aoki, Takafumi ; Nakazawa, Kimihiko ; Higuchi, Tatsuro
Author_Institution :
Dept. of Syst. Inf. Sci., Tohoku Univ., Sendai, Japan
Abstract :
This paper presents the design and evaluation of high-radix parallel dividers for high-speed signal and data processing applications. The presented divider designs are based on the unified high-radix division algorithm proposed by the authors. By prescaling the operands and converting the representation of each partial remainder into partially non-redundant representation, the quotient digit can be obtained directly from the integer part of the partial remainder without using quotient digit selection tables. Performance evaluation shows that the proposed radix-4 and radix-8 divider architectures achieve faster computation with less hardware complexity, in comparison with the binary counterparts. This paper also presents the experimental fabrication of the radix-4 divider in 0.35 μm CMOS technology
Keywords :
digital arithmetic; dividing circuits; 0.35 μm CMOS; hardware complexity; high-radix; high-radix division; parallel VLSI dividers; Very large scale integration;
Conference_Titel :
Multiple-Valued Logic, 2000. (ISMVL 2000) Proceedings. 30th IEEE International Symposium on
Conference_Location :
Portland, OR
Print_ISBN :
0-7695-0692-5
DOI :
10.1109/ISMVL.2000.848642