Title :
Effect of checker board failure on yield improvement in 0.15 μm embedded flash memory
Author :
Kim, Nam Sung ; Mukhopadhyay, M. ; Yew, Wong Wing ; Tan, Yee Chieng ; Lee, Kyeong Sik ; Low, Hua Eng ; Zhao, Jing ; Van der Linde, Roelof ; Shukla, Dhruva ; Han, Sang Hyun ; Pey, Kin San
Author_Institution :
Syst. on Silicon Manuf. Co. Pte. Ltd., Singapore, Singapore
Abstract :
This work is aimed at the yield improvement with root cause definition on checker board (CB) failure inside flash matrix cell by key process optimizations as well as a novel process introduction in 0.15 μm embedded flash memory device. It is reported that the root cause of very gross CB failure was mainly due to the abnormal leakage from flash access transistor (FAT) inside flash matrix cell array and high voltage (HV) devices in the charge pump & decoder system. Furthermore, it turned out that threshold voltage (Vt window) for programming and erasing is one of big modulators to cause CB failures. To tackle these problems, a new approach to reduce HV device leakage by introducing Ti-rich TiN film as CoSi2 capping layer is proposed and confirmed by direct experiment. Concurrently, the optimizations of both FAT punch-through implantation and post-cleaning process just after the formation of ONO film as inter-poly dielectric in stacked-gate (FG/CG) were carried out so as to minimize FAT off current and to improve Vt window, respectively, leading to the successful elimination of CB failures.
Keywords :
cobalt compounds; dielectric thin films; failure analysis; flash memories; integrated circuit yield; logic gates; optimisation; surface cleaning; titanium compounds; transistors; 0.15 mum; CoSi2; ONO film; TiN; charge pump-decoder system; checker board failure; embedded flash memory; flash access transistor; flash matrix cell; high voltage devices; interpoly dielectric; key process optimizations; post-cleaning process; punch-through implantation; yield improvement; Character generation; Charge pumps; Decoding; Flash memory; Flash memory cells; Logic arrays; Logic devices; Nonvolatile memory; Silicon; Voltage;
Conference_Titel :
Semiconductor Manufacturing, 2005. ISSM 2005, IEEE International Symposium on
Print_ISBN :
0-7803-9143-8
DOI :
10.1109/ISSM.2005.1513345