DocumentCode :
2090535
Title :
A Mesh-Buffer Displacement Optimization Strategy
Author :
Flach, Guilherme ; Wilke, Gustavo ; Johann, Marcelo ; Reis, Ricardo
Author_Institution :
Inst. de Inf., Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
282
Lastpage :
287
Abstract :
Clock meshes are an important resource for high performance circuit designers due to its robustness to variability. Until recently, there were no tools able to support the use of clock meshes in automated synthesis flows. In the last years commercial tools were adapted to support clock meshes and the academia has addressed the problems of clock mesh design automation and optimization. However, current optimization techniques are still very preliminary. Many other aspects of the clock mesh design can be explored besides of edge removal and buffer placement explored by. This paper proposes an algorithm to move the mesh buffers over the mesh wires to a position that minimizes the clock skew at the clock sinks. Experimental data show significant skew reduction using the algorithm presented in this paper. The clock mesh area and capacitance are unaffected by this strategy, therefore no overhead is introduced.
Keywords :
circuit optimisation; clocks; electronic design automation; integrated circuit design; integrated circuit interconnections; automated synthesis; clock mesh design automation; mesh buffer displacement optimization strategy; mesh buffers; mesh wires; Algorithm design and analysis; Clocks; Conferences; Delay; Equations; Optimization; Wires; clock; mesh; microelectronics; variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.108
Filename :
5572787
Link To Document :
بازگشت