DocumentCode :
2090804
Title :
Efficient processor instruction set extension by asynchronous reconfigurable datapath integration
Author :
Becker, Juergen ; Thomas, Alexandeer ; Scheer, Maik
Author_Institution :
Inst. fuer Technik der Informationsverarbeitung (ITIV), Univ. Karlsruhe (TH), Germany
fYear :
2003
fDate :
8-11 Sept. 2003
Firstpage :
237
Lastpage :
242
Abstract :
Nowadays, the datapaths of modern microprocessors reach their limits by using static instruction sets. A way out of this limitations is a dynamic reconfigurable processor datapath extension achieved by integrating traditional static datapaths with the coarse-grain dynamic reconfigurable XPP-architecture (extreme processing platform). Therefore, a loosely asynchronous coupling mechanism of the corresponding datapath units has been developed and integrated onto a CMOS 0.13 μm in standard cell technology from UMC. Here the SPARC compatible LEON processor is used, whereas its static pipelined instruction datapath has been extended to be configured and personalized for specific applications. This allows a various and efficient use, e.g. in streaming application domains like MPEG-4, digital filters, mobile communication modulation, etc. The chosen coupling technique allows asynchronous concurrency of the additionally configured compound instructions, which are integrated into the programming and compilation environment of the LEON processor.
Keywords :
CMOS digital integrated circuits; instruction sets; logic design; microprocessor chips; pipeline processing; reconfigurable architectures; reduced instruction set computing; 0.13 micron; CMOS technology; LEON RISC processor; MPEG-4; asynchronous coupling mechanism; asynchronous reconfigurable datapath integration; coarse-grain XPP-architecture; digital filters; dynamic reconfigurable datapath extension; dynamically reconfigurable XPP-architecture; extreme processing platform; instruction asynchronous concurrency; microprocessor datapaths; mobile communication modulation; pipelined instruction datapath; processor instruction set extension; static instruction sets; streaming applications; CMOS technology; Concurrent computing; Digital filters; Digital modulation; Instruction sets; MPEG 4 Standard; Microprocessors; Mobile communication; Standards development;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 2003. SBCCI 2003. Proceedings. 16th Symposium on
Print_ISBN :
0-7695-2009-X
Type :
conf
DOI :
10.1109/SBCCI.2003.1232835
Filename :
1232835
Link To Document :
بازگشت