• DocumentCode
    2090891
  • Title

    Stochastic Automata Network Based Approach for Performance Evaluation of Network-on-Chip Communication Architecture

  • Author

    Deshmukh, Ulhas ; Sahula, Vineet

  • Author_Institution
    Deptt. of ECE, Govt. Polytech., Dhule, India
  • fYear
    2010
  • fDate
    5-7 July 2010
  • Firstpage
    351
  • Lastpage
    356
  • Abstract
    Concurrent communication architectures are essential in order to meet ever increasing demand for higher performance of modern-day System-on-Chip (SoC) applications. The behavior of such communication architectures is usually complex and difficult to model. This paper presents a formal modeling approach based on Stochastic Automata Network (SAN) for efficient performance evaluation of concurrent communication architectures. We use functional and synchronizing transitions of the SAN model to describe interaction among concurrent components of these architectures. We propose model for Network-on-Chip (NoC) architecture, and our modeling approach is able to provide evaluation of performance parameters viz. throughput and rate of accepted traffic for mesh, Torus and butterfly Fat Tree topologies. The proposed modeling approach is not only efficient and accurate but also requires lesser modeling efforts.
  • Keywords
    network-on-chip; reconfigurable architectures; stochastic automata; NoC; Torus topology; butterfly Fat Tree topology; mesh topology; network-on-chip communication architecture; performance evaluation; stochastic automata network; Automata; Computer architecture; Mathematical model; Routing; Storage area networks; System-on-a-chip; Topology; NoC; Stochastic automata network; performance evaluation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
  • Conference_Location
    Lixouri, Kefalonia
  • Print_ISBN
    978-1-4244-7321-2
  • Type

    conf

  • DOI
    10.1109/ISVLSI.2010.97
  • Filename
    5572800