DocumentCode :
2091146
Title :
Validation of an architectural level power analysis technique
Author :
Chen, Rita Yu ; Owens, Robert M. ; Irwin, Mary Jane ; Bajwa, Raminder S.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
242
Lastpage :
245
Abstract :
This paper presents a technique used to do power analysis of a real processor at the architectural level. The target processor integrates a 16-bit DSP and a 32-bit RISC on a single chip. Our power estimator provides power consumption data of the architecture based on the instructional data flow stream. We demonstrate the accuracy of the estimator by comparing the power values it produces against measurements made by a gate level power simulator for the same benchmark set. Our estimation approach has been shown to provide very efficient, accurate power analysis at the architectural level.
Keywords :
VLSI; circuit analysis computing; data flow analysis; digital signal processing chips; reduced instruction set computing; 16-bit DSP; 32-bit RISC; architectural level power analysis technique; instructional data flow stream; power consumption data; power estimator; real processor; Computer science; Energy consumption; Error analysis; Hardware; Laboratories; Permission; Power engineering and energy; Power measurement; Statistics; US Department of Transportation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724474
Link To Document :
بازگشت