DocumentCode :
2091162
Title :
Recovery Boosting: A Technique to Enhance NBTI Recovery in SRAM Arrays
Author :
Siddiqua, Taniya ; Gurumurthi, Sudhanva
Author_Institution :
Dept. of Comput. Sci., Univ. of Virginia, Charlottesville, VA, USA
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
393
Lastpage :
398
Abstract :
Negative Bias Temperature Instability (NBTI) is an important lifetime reliability problem in microprocessors. SRAM-based structures within the processor are especially susceptible to NBTI since one of the PMOS devices in the memory cell always has an input of `0´. Previously proposed recovery techniques for SRAM cells aim to balance the degradation of the two PMOS devices by attempting to keep their inputs at a logic `0´ exactly 50% of the time. However, one of the devices is always in the negative bias condition at any given time. In this paper, we propose a technique called Recovery Boosting that allows both PMOS devices in the memory cell to be put into the recovery mode by slightly modifying the design of conventional SRAM cells. We present the circuit-level design of an issue queue that uses such cells and perform SPICE-level simulations to verify its functionality and quantify area and power consumption. We then conduct an architecture-level evaluation of the performance and reliability of using an area-neutral design of such an issue queue using the M5 simulator and the SPEC CPU2000 benchmark suite. We show that recovery boosting provides a 56% improvement in the static noise margin for the issue queue while having very little impact on power consumption and a negligible loss in performance.
Keywords :
MOSFET; SRAM chips; integrated circuit design; integrated circuit reliability; microprocessor chips; M5 simulator; NBTI recovery techniques; PMOS devices; SPEC CPU2000 benchmark suite; SPICE-level simulations; SRAM arrays; architecture-level evaluation; area-neutral design; circuit-level design; lifetime reliability problem; memory cell; microprocessors; negative bias temperature instability; power consumption; recovery boosting; static noise margin; Boosting; Chromium; Computer architecture; MOS devices; Microprocessors; Random access memory; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.15
Filename :
5572814
Link To Document :
بازگشت