DocumentCode :
2091522
Title :
A High-Performance and Energy-Efficient Virtually Tagged Stack Cache Architecture for Multi-core Environments
Author :
Kang, Suk Chan ; Nicopoulos, Chrysostomos ; Lee, Hyunggyu ; Kim, Jongman
fYear :
2011
fDate :
2-4 Sept. 2011
Firstpage :
58
Lastpage :
67
Abstract :
Virtually tagged caches possess a key attribute that renders them more attractive than Physically Indexed, Physically Tagged (PIPT) caches, they operate natively within the virtual address space, hence taking full advantage of the original intention of a virtual memory implementation: the illusion of a contiguous address space. Consequently, virtually tagged caches eliminate Translation Look-aside Buffer (TLB) references, yielding both energy and performance improvements. On the other hand, virtually tagged caches incur substantial overhead in resolving homonym/synonym issues, which is a fairly complicated process in contemporary multicore environments. In this paper, we aim to markedly alleviate this overhead through the use of a new virtually tagged stack cache design specifically targeting multi-core environments. It will be demonstrated that special level-one virtually tagged stack caches can significantly boost the performance of a system running a heavy, dominating, multi-threaded workload -- among other applications -- while actually reducing its energy consumption. This scheme is aimed at modern server environments that run a single, dedicated multi-threaded application workload per server. The proposed virtually tagged stack cache for multi-core processors minimizes the overhead incurred in resolving virtual-tag-related artifacts, by granting exclusive access to only one multi-threaded workload at a time. In other words, said virtually tagged cache filters the Virtual Address (VA) spaces and subsequently handles only the stack areas of the selected virtual address space. A cost effective way to implement the proposed stack cache for multi-core systems is also presented, yielding average performance improvements of around 20%.
Keywords :
cache storage; energy conservation; multiprocessing systems; energy consumption; energy-efficient virtually tagged stack cache architecture; homonym/synonym issues; multicore environment; multicore processor; multithreaded application; physically indexed physically tagged caches; translation look-aside buffer; virtual address spaces; virtually tagged cache; Coherence; Context; Energy consumption; Instruction sets; Kernel; Memory management; Registers; CR3 Register Filtering; Fine-Grain Thread Parallelism; Multi-Core; Multi-Threaded; Non-Uniform Cache Access (NUCA); Stack Cache; TLB Power Consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing and Communications (HPCC), 2011 IEEE 13th International Conference on
Conference_Location :
Banff, AB
Print_ISBN :
978-1-4577-1564-8
Electronic_ISBN :
978-0-7695-4538-7
Type :
conf
DOI :
10.1109/HPCC.2011.18
Filename :
6062977
Link To Document :
بازگشت