Title :
Memory card address bus design
Author :
Gernhart, Debra ; Chang, Chi ; Ho, Keith T.
Author_Institution :
IBM, Endicott, NY, USA
Abstract :
The interaction of signal line impedance, crosstalk, chip capacitive loading and driver circuit output impedance on the operation of a memory address bus is demonstrated. The ASTAP circuit simulation program is used for detailed studies. The results of three parallel address lines connected to memory chips for unterminated far ends are discussed. Signal-line impedance decreases when adjacent lines are introduced. Choosing the correct driver circuit output impedance and terminating resistance affects the signal-line voltage and switching. The memory chips add capacitive loading to the line, which also reduces the impedance and affects the delay of the line. Simultaneous switching of the address lines adds delay to the system as well. Some design parameters based upon these interactions are discussed
Keywords :
circuit CAD; computer interfaces; digital storage; electric impedance; transmission line theory; ASTAP circuit simulation program; chip capacitive loading; crosstalk; driver circuit output impedance; memory address bus; memory card address bus design; parallel address lines; signal line impedance; signal-line voltage; terminating resistance; unterminated far ends; Central Processing Unit; Circuit simulation; Crosstalk; Distributed parameter circuits; Driver circuits; Impedance; Printed circuits; Signal design; Switches; Voltage;
Conference_Titel :
Southern Tier Technical Conference, 1990., Proceedings of the 1990 IEEE
Conference_Location :
Binghamton, NY
DOI :
10.1109/STIER.1990.324643