DocumentCode :
2094949
Title :
Analytical delay models for VLSI interconnects under ramp input
Author :
Kahng, A.B. ; Masuko, K. ; Muddu, S.
fYear :
1996
fDate :
10-14 Nov. 1996
Firstpage :
30
Lastpage :
36
Abstract :
Elmore delay has been widely used as an analytical estimate of interconnect delays in the performance-driven synthesis and layout of VLSI routing topologies. However, for typical RLC interconnections with ramp input, Elmore delay can deviate by up to 100% or more from SPICE-computed delay since it is independent of rise time of the input ramp signal. We develop new analytical delay models based on the first and second moments of the interconnect transfer function when the input is a ramp signal with finite rise time. Delay estimates using our first moment based analytical models are within 4% of SPICE-computed delay, and models based on both first and second moments are within 2.3% of SPICE, across a wide range of interconnect parameter values. Evaluation of our analytical models is several orders of magnitude faster than simulation using SPICE. We also describe extensions of our approach for estimation of source-sink delays in arbitrary interconnect trees.
Keywords :
SPICE; VLSI; circuit analysis computing; circuit layout CAD; delays; Elmore delay; RLC interconnections; SPICE-computed delay; VLSI interconnects; VLSI routing topologies layout; analytical delay models; arbitrary interconnect trees; interconnect delays; interconnect transfer function; performance-driven synthesis; ramp input; source-sink delays; Analytical models; Delay effects; Delay estimation; Performance analysis; Routing; SPICE; Signal analysis; Signal synthesis; Topology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-7597-7
Type :
conf
DOI :
10.1109/ICCAD.1996.568907
Filename :
568907
Link To Document :
بازگشت