Title :
A Low Cost Tile-based 3D Graphics Full Pipeline with Real-time Performance Monitoring Support for OpenGL ES in Consumer Electronics
Author :
Gu, Ruei-Ting ; Yeh, Tse-Chen ; Hunag, Wei-Sheng ; Huang, Ting-Yun ; Tsai, Chung-Hua ; Lee, Chung-Nan ; Chiang, Ming-Chao ; Hsiao, Shen-Fu ; Chang, Yun-Nan ; Huang, Ing-Jer
Abstract :
This paper presents a 3D graphics engine which is specifically designed to minimize the hardware cost while providing sufficient computing capability for consumer electronics with small to medium screen sizes (up to 800times600) such as digital television. The presented 3D engine consists of a fixed full 3D graphics pipeline for both geometry and rendering operation. This engine provides a standard AHB interface that makes it easily to be integrated into an AMBA-based SoC. The development of the 3D engine has gone through a rigorous design process: starting from system modeling (using System-C), RTL implementation, hardware/software co-simulation and FPGA verification to test chip fabrication. This 3D engine provides 3.3 M vertices/s and 278 Mpixels/s in maximum performance at 139 MHz using 0.18 silicon technology with 987 K gates that is sufficient for most applications for digital television. At the same time, a complete OpenGL-ES 1.1 API, windowing system, Linux operating system, device driver and a 3D performance monitoring tool have been developed for our 3D engine. This performance monitoring tool provides run-time performance information include frame rate, triangle rate, pixel rate, involved OpenGL function list, function counts, memory utilization and etc. Moreover, a built-in real-time AHB bus tracer is also provided to monitor the bus activities of the 3D engine and other components on the system bus. The bus tracer captures on-chip bus signals at ether cycle accurate or transaction levels and applies real-time compression to both levels of signals. With the performance monitoring tool and the bus tracer, the 3D application developer can easily analyze the communication of the components and fine tune the 3D application to optimize the entire SoC system performance and to satisfy performance/cost constrains on consumer electronics. Both of the hardware and software have been carefully verified and demonstrated on FPGA using ARM versatile SoC develop board- .
Keywords :
Linux; application program interfaces; consumer electronics; coprocessors; field programmable gate arrays; public domain software; rendering (computer graphics); system-on-chip; 3D graphics full pipeline; API; ARM versatile board; FPGA verification; Linux operating system; OpenGL- ES 1.1; SoC; System-C; consumer electronics; hardware-software cosimulation; performance monitoring; rendering engine; test chip fabrication; windowing system; Application software; Consumer electronics; Costs; Digital TV; Engines; Field programmable gate arrays; Graphics; Hardware; Monitoring; Pipelines; 3D graphics performance monitoring; 3D graphics pipeline; OpenGL ES; geometry engine; rendering engine;
Conference_Titel :
Consumer Electronics, 2007. ISCE 2007. IEEE International Symposium on
Conference_Location :
Irving, TX
Print_ISBN :
978-1-4244-1109-2
Electronic_ISBN :
978-1-4244-1110-8
DOI :
10.1109/ISCE.2007.4382225