DocumentCode :
2096327
Title :
Computer aided design of sub-100 nm strained-Si/Si/sub 1-x/Ge/sub x/ NMOSFET through integrated process and device simulations
Author :
Thean, A.V.-Y. ; Barr, A.L. ; White, T.R. ; Shi, Z.-H. ; Nguyen, B.-Y. ; Liu, C.-L. ; Beardmore, K. ; Jiang, J.Z.-X. ; Lerma, P. ; Duda, E. ; Sadaka, M. ; Orlowski, M. ; White, B.E., Jr. ; Mogab, J.
Author_Institution :
Adv. Products R&D Lab., Motorola Inc., Austin, TX, USA
fYear :
2003
fDate :
3-5 Sept. 2003
Firstpage :
195
Lastpage :
198
Abstract :
Integrated process and device simulations were performed to design sub-100 nm strained-Si/Si/sub 75/Ge/sub 25/ devices. The process and device models were carefully calibrated according to various physical and electrical device characterizations. It is observed that the dopant behavior is highly sensitive to the presence of the SSi/SiGe heterointerface, especially when the SSi thickness is reduced below 10 nm. This points to SSi thickness as a new source of process variation and careful control of the SSi layer is important to maintain consistent device performance. In addition, the Type-II energy-band alignment at the heterointerface also contributes strongly to the short-channel device behavior. This work illustrates the need for accurate heterostructure-based process and device models in order to simulate and design aggressively-scaled strained-Si devices.
Keywords :
Ge-Si alloys; MOSFET; elemental semiconductors; semiconductor device models; semiconductor doping; semiconductor heterojunctions; silicon; 10 nm; 100 nm; Si-Si/sub 75/Ge/sub 25/; Si/Si/sub 75/Ge/sub 25/; Type-II energy-band alignment; computer aided design; heterointerface; integrated process and device simulations; short-channel device behavior; sub-100 nm strained-Si/Si/sub 1-x/Ge/sub x/ NMOSFET; Computational modeling; Computer simulation; Doping; Germanium silicon alloys; Laboratories; MOSFET circuits; Semiconductor process modeling; Silicon germanium; Substrates; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 2003. SISPAD 2003. International Conference on
Conference_Location :
Boston, MA, USA
Print_ISBN :
0-7803-7826-1
Type :
conf
DOI :
10.1109/SISPAD.2003.1233670
Filename :
1233670
Link To Document :
بازگشت