DocumentCode :
2096793
Title :
Oxide breakdown model and its impact on SRAM cell functionality
Author :
Rodríguez, R. ; Joshi, R.V. ; Stathis, J.H. ; Chuang, C.T.
Author_Institution :
Dept. d´´Enginyeria Electron., Univ. Autonoma de Barcelona, Spain
fYear :
2003
fDate :
3-5 Sept. 2003
Firstpage :
283
Lastpage :
286
Abstract :
The influence of the oxide hard breakdown (HBD) in an SRAM cell on the performance of a circuit that includes the cell, together with the bit select circuit and sense amplifier for the read and write process of the cell, have been analyzed. The analysis of the impact of oxide HBD on this circuit has been performed through the variation of different parameters as the bitline differential voltage and the read and write delays of the cell for different levels of oxide HBD damage in the cell. The results show that oxide BD between gate and source of the NFETs of the SRAM cell seems to have more influence in the circuit performance than in other cell positions.
Keywords :
SRAM chips; integrated circuit modelling; semiconductor device breakdown; SRAM cell functionality; bit select circuit; bitline differential voltage; gate; oxide RBD; oxide breakdown model; oxide hard breakdown; read delays; read process; sense amplifier; source; write delays; write process; Circuit optimization; Delay effects; Dielectric breakdown; Dielectric losses; Electric breakdown; Leakage current; Performance analysis; Random access memory; Semiconductor device modeling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 2003. SISPAD 2003. International Conference on
Conference_Location :
Boston, MA, USA
Print_ISBN :
0-7803-7826-1
Type :
conf
DOI :
10.1109/SISPAD.2003.1233692
Filename :
1233692
Link To Document :
بازگشت