DocumentCode :
2097980
Title :
Optimum vertical design and evaluation techniques for high-current, high-voltage transistors
Author :
Saltich, J.L. ; Volk, C.E. ; Clark, L.E.
Author_Institution :
Motorola Inc. Phoenix, Arizona
fYear :
1973
fDate :
11-13 June 1973
Firstpage :
74
Lastpage :
79
Abstract :
This paper discusses a quantitative design theory and new analysis techniques applicable to saturated switching power transistors. Methods for discriminating among various possible current-gain falloff mechanisms at high current densities are discussed in terms of easily measurable quantities allowing separation of the terminal currents in to physically meaningful components. The new analytical and experimental techniques presented allow rapidanalysis of any high current power transistor, allow characterization of various process sequences for their effects upon device performance, and allow optimal quantitative transistor design for a wide range of applications.
Keywords :
Current density; Doping; Equations; Power transistors; Switching circuits; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 1973 IEEE
Conference_Location :
Pasadena, California, USA
ISSN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.1973.7065172
Filename :
7065172
Link To Document :
بازگشت