DocumentCode :
2098019
Title :
FPGA Implementation of Encoder for (15, k) Binary BCH Code Using VHDL and Performance Comparison for Multiple Error Correction Control
Author :
Panda, Amit Kumar ; Sarik, Shahbaz ; Awasthi, Abhishek
Author_Institution :
Dept. of ECE, IT Guru Ghasidas Vishwavidyalaya, Bilaspur, India
fYear :
2012
fDate :
11-13 May 2012
Firstpage :
780
Lastpage :
784
Abstract :
In this paper we have designed and implemented (15, k) a BCH Encoder on FPGA using VHDL for reliable data transfer in AWGN channel with multiple error correction control. The digital logic implementation of binary encoding of multiple error correcting BCH code (15, k) of length n=15 over GF (24) with irreducible primitive polynomial x4+x+1 is organised into shift register circuits. Using the cyclic codes, the reminder b(x) can be obtained in a linear (15-k) stage shift register with feedback connections corresponding to the coefficients of the generated polynomial. Three encoder are designed using VHDL to encode the single, double and triple error correcting BCH code (15, k) corresponding to the coefficient of generated polynomial. Information bit is transmitted in unchanged form up to k clock cycles and during this period parity bits are calculated in the LFSR then the parity bits are transmitted from k+1 to 15 clock cycles. Total 15-k numbers of parity bits with k information bits are transmitted in 15 codeword. Here we have implemented (15, 5, 3), (15, 7, 2) and (15, 11, 1) BCH code encoder on Xilinx Spartan 3 FPGA using VHDL and the simulation & synthesis are done using Xilinx ISE 10.1. Also a comparative performance based on synthesis & simulation on FPGA is presented.
Keywords :
AWGN channels; BCH codes; binary codes; cyclic codes; encoding; field programmable gate arrays; hardware description languages; AWGN channel; BCH code encoder; Bose-Chaudhuri-Hocquenghem codes; VHDL; Xilinx ISE 10.1; Xilinx Spartan 3 FPGA; additive white Gaussian noise; binary BCH code; codeword; cyclic codes; digital logic; hardware description languages; multiple error correction control; shift register circuits; Clocks; Encoding; Error correction; Field programmable gate arrays; Galois fields; Polynomials; Timing; AWGN; BCH; BCH Encoder; Error Correction; FPGA; LFSR; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2012 International Conference on
Conference_Location :
Rajkot
Print_ISBN :
978-1-4673-1538-8
Type :
conf
DOI :
10.1109/CSNT.2012.170
Filename :
6200742
Link To Document :
بازگشت