DocumentCode :
2099483
Title :
Design and optimization of low voltage high performance dual threshold CMOS circuits
Author :
Wei, Liqiong ; Chen, Zhanping ; Johnson, Mark ; Roy, Kaushik ; De, Vivek
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
489
Lastpage :
494
Abstract :
Reduction in leakage power has become an important concern in low voltage, low power and high performance applications. In this paper, we use dual threshold technique to reduce leakage power by assigning high threshold voltage to some transistors in non-critical paths, and using low-threshold transistors in critical paths. In order to achieve the best leakage power saving under target performance constraints, an algorithm is presented for selecting and assigning an optimal high threshold voltage. A general standby leakage current model which has been verified by HSPICE is used to estimate standby leakage power. Results show that dual threshold technique is good for power reduction during both standby and active modes. The standby leakage power savings for some ISCAS benchmarks can be more than 50%.
Keywords :
CMOS logic circuits; circuit CAD; circuit optimisation; logic CAD; HSPICE; dual threshold CMOS circuits; leakage power; low voltage high performance; optimization; CMOS digital integrated circuits; Design optimization; Dynamic voltage scaling; Energy consumption; Leakage current; Low voltage; MOSFETs; Permission; Power dissipation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724521
Link To Document :
بازگشت