DocumentCode :
2100292
Title :
A Jitter Attenuating Timing Chain
Author :
Yang, Suwen ; Greenstreet, Mark R. ; Ren, Jihong
Author_Institution :
Intel, Santa Clara, CA
fYear :
2007
fDate :
12-14 March 2007
Firstpage :
25
Lastpage :
38
Abstract :
A long chain of inverters and wire segments will amplify clock jitter and drop timing pulses due to intersymbol interference. We present a jitter attenuating buffer based on surfing techniques. Our buffer circuit consists of a few inverters with variable output strength that implement a simple, low-gain DLL. Chains of these surfing buffers attenuate jitter making them well suited for source-synchronous interfaces. Furthermore, our chains can be used to reliably transmit handshaking signals and support sliding-window protocols to improve the throughput of asynchronous communication.
Keywords :
buffer circuits; clocks; intersymbol interference; invertors; timing jitter; asynchronous communication; buffer circuit; clock jitter amplification; handshaking signals; intersymbol interference; inverters; jitter attenuating buffer; jitter attenuating timing chain; low-gain DLL; sliding-window protocols; source-synchronous interface; surfing buffer; Asynchronous communication; Circuits; Clocks; Intersymbol interference; Protocols; Pulse amplifiers; Pulse inverters; Throughput; Timing jitter; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2007. ASYNC 2007. 13th IEEE International Symposium on
Conference_Location :
Berkeley, CA
ISSN :
1522-8681
Print_ISBN :
0-7695-2771-X
Type :
conf
DOI :
10.1109/ASYNC.2007.8
Filename :
4137030
Link To Document :
بازگشت